Benchmark

non-incremental/QF_NRA/20170501-Heizmann-UltimateInvariantSynthesis/gr2006.c.i_4_4_3.bpl_5.smt2

Generated by a component of the Ultimate program analysis framework [1] 
that implements a constraint-based synthesis of invariants [2].

This SMT script belongs to a set of SMT scripts that was generated by 
applying Ultimate to benchmarks [3] from the SV-COMP 2017 [4,5].

This script might _not_ contain all SMT commands that are used by 
Ultimate . In order to satisfy the restrictions of
the SMT-COMP we have to drop e.g., the commands for getting
values (resp. models), unsatisfiable cores and interpolants.

2017-05-01, Matthias Heizmann (heizmann@informatik.uni-freiburg.de)


[1] https://ultimate.informatik.uni-freiburg.de/
[2] Michael Colon, Sriram Sankaranarayanan, Henny Sipma: Linear Invariant 
Generation Using Non-linear Constraint Solving. CAV 2003: 420-432
[3] https://github.com/sosy-lab/sv-benchmarks
[4] Dirk Beyer: Software Verification with Validation of Results - 
(Report on SV-COMP 2017). TACAS (2) 2017: 331-349
[5] https://sv-comp.sosy-lab.org/2017/
Benchmark
Size25923
Compressed Size2528
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2017-07-23
Generated By
Generated On
Generator
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unknown
Inferred Status None
Size 25915
Compressed Size2541
Max. Term Depth7
Asserts 3
Declared Functions0
Declared Constants126
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants0
Declared Datatypes0

Symbols

or11 and3 =75 +277
-147 *488 <11 <=11
>11 >=111

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2017 1.00 (0/5) CVC4 CVC4-smtcomp2017-main default unknown ❌ 600.07500 599.24000
SMT-RAT SMTRAT-comp2017_2 default unknown ❌ 600.02200 599.91900
veriT veriT+raSAT+Redlog default unknown ❌ 600.02200 644.67000
Yices2 Yices2-Main default unknown ❌ 600.07900 600.01500
Z3 z3-4.5.0 default unknown ❌ 600.01800 599.95000
SMT-COMP 2018 1.00 (0/5) CVC4 master-2018-06-10-b19c840-competition-default_default unknown ❌ 1200.01000 1197.77000
SMT-RAT SMTRAT-Rat-final_default unknown ❌ 1200.02000 1199.99000
SMTRAT-MCSAT-final_default unknown ❌ 1200.01000 1199.98000
veriT veriT+raSAT+Reduce_default unknown ❌ 1200.11000 1200.07000
Yices2 Yices 2.6.0_default unknown ❌ 1200.10000 1200.09000
Z3 z3-4.7.1_default unknown ❌ 1200.02000 1199.90000
SMT-COMP 2021 1.00 (0/10) MathSAT mathsat-5.6.6_default unknown ❌ 1200.02000 1199.83000
Par4 Par4-wrapped-sq_default unknown ❌ 1200.05000 3598.17000
SMT-RAT smtrat-MCSAT_default unknown ❌ 1200.02000 1199.87000
veriT veriT+raSAT+Redlog_default unknown ❌ 1200.07000 1199.21000
Z3 z3-4.8.11_default unknown ❌ 1200.02000 1199.87000
SMT-COMP 2022 1.00 (0/9) cvc5 cvc5-default-2022-07-02-b15e116-wrapped_sq unknown ❌ 1200.03000 1199.33000
MathSAT MathSAT-5.6.8_default unknown ❌ 1200.12000 1199.98000
NRA-LS NRA-LS-FINAL_default unknown ❌ 1174.97000 1170.37000
Par4 Par4-wrapped-sq_default unknown ❌ 1200.12000 3589.28000
SMT-RAT SMT-RAT-MCSAT_default unknown ❌ 1200.11000 1199.90000
veriT veriT+raSAT+Redlog_default unknown ❌ 1200.04000 1199.88000
Yices2 Yices 2.6.2 for SMTCOMP 2021_default unknown ❌ 1200.10000 1199.97000
Z3 z3-4.8.17_default unknown ❌ 1200.03000 1199.85000
Z3++ z3++0715_default unknown ❌ 1200.10000 1200.00000
SMT-COMP 2025 1.00 (0/6) cvc5 cvc5 unknown ❌ 1201.75130 1200.95538
SMTInterpol SMTInterpol unknown ❌ 0.61874 1.00415
SMT-RAT SMT-RAT unknown ❌ 1201.28078 1201.00276
Yices2 Yices2 unknown ❌ 1201.31294 1200.98717
Z3alpha Z3-alpha unknown ❌ 1201.00680 4801.20268
Z3 Z3-alpha-base unknown ❌ 1201.30790 1201.05428
z3siri-base unknown ❌ 1201.32529 1201.00696