Benchmark

non-incremental/QF_NRA/20170501-Heizmann-UltimateInvariantSynthesis/const1.i_3_6_2.bpl_5.smt2

Generated by a component of the Ultimate program analysis framework [1] 
that implements a constraint-based synthesis of invariants [2].

This SMT script belongs to a set of SMT scripts that was generated by 
applying Ultimate to benchmarks [3] from the SV-COMP 2017 [4,5].

This script might _not_ contain all SMT commands that are used by 
Ultimate . In order to satisfy the restrictions of
the SMT-COMP we have to drop e.g., the commands for getting
values (resp. models), unsatisfiable cores and interpolants.

2017-05-01, Matthias Heizmann (heizmann@informatik.uni-freiburg.de)


[1] https://ultimate.informatik.uni-freiburg.de/
[2] Michael Colon, Sriram Sankaranarayanan, Henny Sipma: Linear Invariant 
Generation Using Non-linear Constraint Solving. CAV 2003: 420-432
[3] https://github.com/sosy-lab/sv-benchmarks
[4] Dirk Beyer: Software Verification with Validation of Results - 
(Report on SV-COMP 2017). TACAS (2) 2017: 331-349
[5] https://sv-comp.sosy-lab.org/2017/
Benchmark
Size12791
Compressed Size1801
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2017-07-23
Generated By
Generated On
Generator
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unknown
Inferred Status None
Size 12783
Compressed Size1787
Max. Term Depth7
Asserts 3
Declared Functions0
Declared Constants76
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants0
Declared Datatypes0

Symbols

or8 and3 =26 +120
-64 *214 <8 <=8
>8 >=67

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2017 1.00 (0/5) CVC4 CVC4-smtcomp2017-main default unknown ❌ 600.11000 599.52000
SMT-RAT SMTRAT-comp2017_2 default unknown ❌ 600.04800 600.05200
veriT veriT+raSAT+Redlog default unknown ❌ 600.04200 728.06000
Yices2 Yices2-Main default unknown ❌ 600.02400 599.94000
Z3 z3-4.5.0 default unknown ❌ 600.10700 599.95300
SMT-COMP 2018 1.00 (0/5) CVC4 master-2018-06-10-b19c840-competition-default_default unknown ❌ 1200.01000 1197.67000
SMT-RAT SMTRAT-Rat-final_default unknown ❌ 1200.02000 1199.90000
SMTRAT-MCSAT-final_default unknown ❌ 1200.03000 1199.99000
veriT veriT+raSAT+Reduce_default unknown ❌ 1200.10000 1200.13000
Yices2 Yices 2.6.0_default unknown ❌ 1200.11000 1200.04000
Z3 z3-4.7.1_default unknown ❌ 1200.02000 1199.91000
SMT-COMP 2020 1.00 (0/7) CVC4 CVC4-sq-final_default unknown ❌ 1200.12000 1197.47000
MathSAT MathSAT5_default.sh unknown ❌ 1200.04000 1199.69000
Par4 Par4-wrapped-sq_default unknown ❌ 1200.15000 3598.03000
SMT-RAT smtrat-CDCAC_default unknown ❌ 1200.02000 1199.88000
smtrat-MCSAT_default unknown ❌ 1200.01000 1199.84000
veriT veriT+raSAT+Redlog_default unknown ❌ 1200.10000 1200.00000
Yices2 Yices 2.6.2 bug fix_default unknown ❌ 1200.03000 1199.91000
Z3 z3-4.8.8_default unknown ❌ 1200.02000 1199.86000
SMT-COMP 2022 1.00 (0/9) cvc5 cvc5-default-2022-07-02-b15e116-wrapped_sq unknown ❌ 1200.02000 1199.95000
MathSAT MathSAT-5.6.8_default unknown ❌ 1200.11000 1199.96000
NRA-LS NRA-LS-FINAL_default unknown ❌ 1171.91000 1170.12000
Par4 Par4-wrapped-sq_default unknown ❌ 1200.09000 3595.45000
SMT-RAT SMT-RAT-MCSAT_default unknown ❌ 1200.02000 1199.85000
veriT veriT+raSAT+Redlog_default unknown ❌ 1200.02000 1199.81000
Yices2 Yices 2.6.2 for SMTCOMP 2021_default unknown ❌ 1200.03000 1199.91000
Z3 z3-4.8.17_default unknown ❌ 1200.03000 1199.92000
Z3++ z3++0715_default unknown ❌ 1200.02000 1199.93000
SMT-COMP 2025 0.83 (1/6) cvc5 cvc5 unknown ❌ 1201.79740 1201.05936
SMTInterpol SMTInterpol unknown ❌ 0.54319 0.70760
SMT-RAT SMT-RAT unsat ✅ 49.32759 49.18879
Yices2 Yices2 unknown ❌ 1201.31081 1201.00138
Z3alpha Z3-alpha unknown ❌ 1201.00540 4801.28770
Z3 Z3-alpha-base unknown ❌ 1201.24808 1201.05250
z3siri-base unknown ❌ 1201.24795 1201.00233