Benchmark

non-incremental/QF_NRA/20170501-Heizmann-UltimateInvariantSynthesis/avg60.i_5_5_4.bpl_3.smt2

Generated by a component of the Ultimate program analysis framework [1] 
that implements a constraint-based synthesis of invariants [2].

This SMT script belongs to a set of SMT scripts that was generated by 
applying Ultimate to benchmarks [3] from the SV-COMP 2017 [4,5].

This script might _not_ contain all SMT commands that are used by 
Ultimate . In order to satisfy the restrictions of
the SMT-COMP we have to drop e.g., the commands for getting
values (resp. models), unsatisfiable cores and interpolants.

2017-05-01, Matthias Heizmann (heizmann@informatik.uni-freiburg.de)


[1] https://ultimate.informatik.uni-freiburg.de/
[2] Michael Colon, Sriram Sankaranarayanan, Henny Sipma: Linear Invariant 
Generation Using Non-linear Constraint Solving. CAV 2003: 420-432
[3] https://github.com/sosy-lab/sv-benchmarks
[4] Dirk Beyer: Software Verification with Validation of Results - 
(Report on SV-COMP 2017). TACAS (2) 2017: 331-349
[5] https://sv-comp.sosy-lab.org/2017/
Benchmark
Size108270
Compressed Size8944
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2017-07-23
Generated By
Generated On
Generator
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unknown
Inferred Status None
Size 108262
Compressed Size8929
Max. Term Depth7
Asserts 11
Declared Functions0
Declared Constants621
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants0
Declared Datatypes0

Symbols

or24 and11 =404 +962
-740 *1794 <24 <=24
>24 >=536

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2017 1.00 (0/5) CVC4 CVC4-smtcomp2017-main default unknown ❌ 600.02200 598.76000
SMT-RAT SMTRAT-comp2017_2 default unknown ❌ 600.02200 600.02800
veriT veriT+raSAT+Redlog default unknown ❌ 600.11100 812.82000
Yices2 Yices2-Main default unknown ❌ 600.01600 599.93500
Z3 z3-4.5.0 default unknown ❌ 600.02200 599.87000
SMT-COMP 2018 1.00 (0/5) CVC4 master-2018-06-10-b19c840-competition-default_default unknown ❌ 1200.03000 1498.22000
SMT-RAT SMTRAT-Rat-final_default unknown ❌ 1200.02000 1199.90000
SMTRAT-MCSAT-final_default unknown ❌ 1200.01000 1199.89000
veriT veriT+raSAT+Reduce_default unknown ❌ 1200.01000 1199.96000
Yices2 Yices 2.6.0_default unknown ❌ 1200.06000 1200.00000
Z3 z3-4.7.1_default unknown ❌ 1200.01000 1200.00000
SMT-COMP 2022 1.00 (0/9) cvc5 cvc5-default-2022-07-02-b15e116-wrapped_sq unknown ❌ 1200.07000 1199.83000
MathSAT MathSAT-5.6.8_default unknown ❌ 1200.09000 1199.86000
NRA-LS NRA-LS-FINAL_default unknown ❌ 1170.07000 1169.95000
Par4 Par4-wrapped-sq_default unknown ❌ 1200.09000 2841.71000
SMT-RAT SMT-RAT-MCSAT_default unknown ❌ 1200.09000 1199.98000
veriT veriT+raSAT+Redlog_default unknown ❌ 1200.04000 1199.96000
Yices2 Yices 2.6.2 for SMTCOMP 2021_default unknown ❌ 1200.04000 1199.96000
Z3 z3-4.8.17_default unknown ❌ 1200.11000 1199.85000
Z3++ z3++0715_default unknown ❌ 1200.02000 1199.88000
SMT-COMP 2024 1.00 (0/5) cvc5 cvc5 unknown ❌ 1201.74526 1201.13777
SMTInterpol SMTInterpol unknown ❌ 0.98044 2.38761
SMT-RAT SMT-RAT unknown ❌ 1201.71255 1200.31130
Yices2 Yices2 unknown ❌ 1201.24688 1200.96283
Z3alpha Z3-alpha unknown ❌ 1201.71181 1201.11384