Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/AND-NESTED-20-32.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size55318005
Compressed Size5428130
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 55317996
Compressed Size5428116
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants751265
Declared Datatypes0

Symbols

Bool91618 ite891515 not12509 or27942
and43835 =7293 BitVec659647 bvand1
bvor6994 bvneg6541 bvadd6249 bvsmod2
bvult26 bvule4 bvslt1 bvsle8
bvlshr67

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 1.00 (0/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.87000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.03000 1199.91000
STP STP 2022.4_default unknown ❌ 1200.02000 1199.75000
STP 2022.4_default unknown ❌ 1200.03000 1199.60000
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.73235 13.06310
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.07000 1199.84000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.02000 1199.69000
z3-Owl-Final_default unknown ❌ 1200.02000 1199.90000
SMT-COMP 2024 1.00 (0/6) Bitwuzla Bitwuzla unknown ❌ 860.07183 861.36183
cvc5 cvc5 unknown ❌ 389.91301 391.36050
SMTInterpol SMTInterpol unknown ❌ 1202.21944 1241.57689
STP STP unknown ❌ 1202.10421 1201.89135
Yices2 Yices2 unknown ❌ 1202.37599 1202.18759
Z3alpha Z3-alpha unknown ❌ 1203.73558 1202.78352