Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/AND-NESTED-8-32.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size21640429
Compressed Size2174221
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 21640420
Compressed Size2174200
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants302093
Declared Datatypes0

Symbols

Bool37594 ite357443 not5021 or11214
and17675 =3645 BitVec264499 bvand1
bvor2806 bvneg2629 bvadd2529 bvsmod2
bvult26 bvule4 bvslt1 bvsle8
bvlshr43

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2024 1.00 (0/6) Bitwuzla Bitwuzla unknown ❌ 1201.55687 1201.43987
cvc5 cvc5 unknown ❌ 1202.25249 1201.72303
SMTInterpol SMTInterpol unknown ❌ 1201.74184 1220.25331
STP STP unknown ❌ 1201.38233 1201.23294
Yices2 Yices2 unknown ❌ 1201.41212 1201.23200
Z3alpha Z3-alpha unknown ❌ 1201.71927 1201.30985
SMT-COMP 2025 1.00 (0/9) Bitwuzla Bitwuzla unknown ❌ 1201.37961 1201.09080
Bitwuzla-MachBV-base unknown ❌ 1201.55116 1201.31840
Bitwuzla-MachBV Bitwuzla-MachBV unknown ❌ 1201.48915 1201.18195
BVDecide bv_decide unknown ❌ 1201.39033 1200.99572
bv_decide-nokernel unknown ❌ 1201.39431 1200.95312
cvc5 cvc5 unknown ❌ 1202.28786 1201.84169
SMTInterpol SMTInterpol unknown ❌ 1201.56233 1218.00554
Yices2 Yices2 unknown ❌ 1201.51848 1201.10956
Z3alpha Z3-alpha unknown ❌ 223.63716 619.06634
Z3 Z3-alpha-base unknown ❌ 159.73226 161.41602
Z3-Owl-base unknown ❌ 565.92883 567.62415
z3siri-base unknown ❌ 157.59311 159.35359
Z3-Owl Z3-Owl unknown ❌ 1203.76111 1202.60676