Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-8-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2586987
Compressed Size345887
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2586978
Compressed Size345889
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants51666
Declared Datatypes0

Symbols

Bool31601 ite7795 not6670 or10260
and10429 =4215 BitVec20065 bvand1
bvor9 bvneg1158 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 25.71000 25.70750
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 170.77700 170.77900
STP STP 2022.4_default unsat ✅ 43.25770 43.25560
STP 2022.4_default unsat ✅ 43.20360 43.19910
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.37754 23.20740
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 394.57900 394.56700
Z3-Owl z3-Owl-Final_default unsat ✅ 48.55250 48.55100
z3-Owl-Final_default unsat ✅ 54.75870 54.75630
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 15.13454 15.01513
cvc5 cvc5 unsat ✅ 123.14070 122.97554
SMTInterpol SMTInterpol unknown ❌ 1201.72296 1252.90309
STP STP unsat ✅ 26.27593 26.14675
Yices2 Yices2 unsat ✅ 31.38218 31.27997
Z3alpha Z3-alpha unsat ✅ 190.84849 190.74302