Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-256-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1757628
Compressed Size269894
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 1757619
Compressed Size269903
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34154
Declared Datatypes0

Symbols

Bool18352 ite5886 not4115 or5148
and5321 =3741 BitVec15802 bvand1
bvor11 bvneg1040 bvadd3089 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl4092 bvlshr1037

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2024 1.00 (0/6) Bitwuzla Bitwuzla unknown ❌ 1201.32637 1201.01618
cvc5 cvc5 unknown ❌ 1202.22405 1201.48844
SMTInterpol SMTInterpol unknown ❌ 1202.77097 1948.55316
STP STP unknown ❌ 1201.27567 1200.98767
Yices2 Yices2 unknown ❌ 1201.30402 1201.13848
Z3alpha Z3-alpha unknown ❌ 450.91657 450.58093
SMT-COMP 2025 0.89 (1/9) Bitwuzla Bitwuzla unknown ❌ 1201.26239 1200.97413
Bitwuzla-MachBV-base unknown ❌ 1201.36478 1201.13582
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 410.20843 410.02975
BVDecide bv_decide unknown ❌ 1201.38878 1201.03972
bv_decide-nokernel unknown ❌ 1201.39282 1200.90873
cvc5 cvc5 unknown ❌ 1202.75574 1201.98732
SMTInterpol SMTInterpol unknown ❌ 1201.88887 3746.54073
Yices2 Yices2 unknown ❌ 1201.34861 1200.99905
Z3alpha Z3-alpha unknown ❌ 67.82553 267.48257
Z3 Z3-alpha-base unknown ❌ 1201.60598 1201.29498
Z3-Owl-base unknown ❌ 1201.42893 1201.23823
z3siri-base unknown ❌ 1201.60158 1201.25532
Z3-Owl Z3-Owl unknown ❌ 1202.25490 1201.66479