Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-80-80.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size279862
Compressed Size44746
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 279853
Compressed Size44756
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants5484
Declared Datatypes0

Symbols

Bool3521 ite1187 not654 or820
and989 =1031 BitVec1963 bvand1
bvor9 bvneg95 bvadd412 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl396 bvlshr91 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 996.92000 996.79400
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 440.63500 440.50800
STP STP 2022.4_default unsat ✅ 73.36500 73.35910
STP 2022.4_default unsat ✅ 73.00590 73.00410
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.46819 11.63770
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.88000
Z3-Owl z3-Owl-Final_default unsat ✅ 54.58310 54.58020
z3-Owl-Final_default unsat ✅ 49.91730 49.90470