Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-80-80.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size211660
Compressed Size33555
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 211651
Compressed Size33655
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants3947
Declared Datatypes0

Symbols

Bool2304 ite1166 not339 or428
and601 =909 BitVec1643 bvand1
bvor11 bvneg96 bvadd257 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl316 bvlshr93

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 459.46700 459.38600
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 344.35400 344.23100
STP STP 2022.4_default unsat ✅ 80.11340 80.11170
STP 2022.4_default unsat ✅ 80.61490 80.61300
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.42354 11.61830
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.89000
Z3-Owl z3-Owl-Final_default unsat ✅ 159.27200 159.26800
z3-Owl-Final_default unsat ✅ 113.76600 113.75400
SMT-COMP 2024 0.50 (3/6) Bitwuzla Bitwuzla unknown ❌ 1201.23948 1201.11575
cvc5 cvc5 unsat ✅ 754.08653 753.95908
SMTInterpol SMTInterpol unknown ❌ 1202.72149 1290.97742
STP STP unsat ✅ 73.05144 72.94999
Yices2 Yices2 unsat ✅ 172.80740 172.63111
Z3alpha Z3-alpha unknown ❌ 1201.71879 1201.05381
SMT-COMP 2025 0.44 (5/9) Bitwuzla Bitwuzla unsat ✅ 1161.79222 1161.41345
Bitwuzla-MachBV-base unsat ✅ 778.50595 778.25103
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 39.75308 39.63209
BVDecide bv_decide unknown ❌ 1201.38866 1201.03733
bv_decide-nokernel unknown ❌ 1201.38133 1201.01406
cvc5 cvc5 unsat ✅ 401.94806 401.78106
SMTInterpol SMTInterpol unknown ❌ 1201.87080 4189.45119
Yices2 Yices2 unsat ✅ 131.65820 131.52874
Z3alpha Z3-alpha unknown ❌ 758.20951 3026.06855
Z3 Z3-alpha-base unsat ✅ 688.73437 688.53981
Z3-Owl-base unknown ❌ 1201.27544 1201.01553
z3siri-base unsat ✅ 692.58538 692.33701
Z3-Owl Z3-Owl unknown ❌ 1201.75692 1201.04156