Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SLL-NESTED-20-32-src-sp-not-excluded.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size56033342
Compressed Size5277486
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status sat
Inferred Status None
Size 56033333
Compressed Size5277490
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants760375
Declared Datatypes0

Symbols

Bool93635 ite900977 not12632 or28245
and44292 =8398 BitVec666740 bvand1
bvor7068 bvneg6615 bvadd6371 bvsmod2
bvult55 bvule4 bvslt1 bvsle8
bvshl1 bvlshr96

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.89 (1/9) Bitwuzla Bitwuzla unknown ❌ 581.31851 582.36435
Bitwuzla-MachBV-base unknown ❌ 364.18415 365.90665
Bitwuzla-MachBV Bitwuzla-MachBV sat ✅ 286.07729 285.89661
BVDecide bv_decide unknown ❌ 1201.39358 1201.00862
bv_decide-nokernel unknown ❌ 1201.38586 1201.01846
cvc5 cvc5 unknown ❌ 263.45976 265.31843
SMTInterpol SMTInterpol unknown ❌ 1201.54740 1234.83199
Yices2 Yices2 unknown ❌ 1202.56034 1202.19649
Z3alpha Z3-alpha unknown ❌ 900.80301 1162.71039
Z3 Z3-alpha-base unknown ❌ 86.69571 88.41472
Z3-Owl-base unknown ❌ 222.86704 224.56954
z3siri-base unknown ❌ 84.53997 86.26618
Z3-Owl Z3-Owl unknown ❌ 135.19701 135.04933