Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-24-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1740202
Compressed Size269170
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1740193
Compressed Size269178
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34154
Declared Datatypes0

Symbols

Bool18352 ite5886 not4115 or5148
and5321 =3741 BitVec15802 bvand1
bvor11 bvneg1040 bvadd3089 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl4092 bvlshr1037

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 97.49870 97.47880
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 176.43100 176.40600
STP STP 2022.4_default unsat ✅ 62.43560 62.30540
STP 2022.4_default unsat ✅ 63.26750 63.25740
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.38020 12.05330
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1200.01000
Z3-Owl z3-Owl-Final_default unsat ✅ 268.23000 268.20700
z3-Owl-Final_default unsat ✅ 205.01400 205.00400
SMT-COMP 2024 0.33 (4/6) Bitwuzla Bitwuzla unsat ✅ 48.00757 47.90646
cvc5 cvc5 unsat ✅ 154.25650 154.06864
SMTInterpol SMTInterpol unknown ❌ 1202.22360 1250.55122
STP STP unsat ✅ 39.13737 39.03691
Yices2 Yices2 unsat ✅ 39.69557 39.57947
Z3alpha Z3-alpha unknown ❌ 1201.71356 1201.00856