Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SLL-NESTED-8-32-sp-not-excluded.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size22308860
Compressed Size2156958
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status sat
Inferred Status sat
Size 22308851
Compressed Size2156963
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants311203
Declared Datatypes0

Symbols

Bool39611 ite366905 not5144 or11517
and18132 =4750 BitVec271592 bvand1
bvor2880 bvneg2703 bvadd2651 bvsmod2
bvult55 bvule4 bvslt1 bvsle8
bvshl1 bvlshr72

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.44 (5/9) Bitwuzla Bitwuzla sat ✅ 77.93391 77.80119
Bitwuzla-MachBV-base sat ✅ 492.25971 492.07181
Bitwuzla-MachBV Bitwuzla-MachBV sat ✅ 304.97097 304.76499
BVDecide bv_decide unknown ❌ 1201.38803 1200.96528
bv_decide-nokernel unknown ❌ 1201.37914 1200.93540
cvc5 cvc5 sat ✅ 179.88482 179.72372
SMTInterpol SMTInterpol unknown ❌ 1201.55219 1215.28950
Yices2 Yices2 sat ✅ 212.97843 212.83166
Z3alpha Z3-alpha sat ✅ 210.48394 431.46765
Z3 Z3-alpha-base unknown ❌ 123.43577 125.15822
Z3-Owl-base unknown ❌ 360.65116 362.30961
z3siri-base unknown ❌ 128.29437 130.00129
Z3-Owl Z3-Owl unknown ❌ 390.98800 392.77841