Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-48-48.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size162019
Compressed Size25683
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 162010
Compressed Size25923
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants2923
Declared Datatypes0

Symbols

Bool1760 ite1006 not211 or268
and441 =813 BitVec1163 bvand1
bvor11 bvneg64 bvadd161 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl188 bvlshr61

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2024 0.33 (4/6) Bitwuzla Bitwuzla unsat ✅ 38.20353 38.08396
cvc5 cvc5 unsat ✅ 50.91311 50.81241
SMTInterpol SMTInterpol unknown ❌ 1202.24479 1253.17701
STP STP unsat ✅ 28.20329 28.08880
Yices2 Yices2 unsat ✅ 63.43040 63.32934
Z3alpha Z3-alpha unknown ❌ 1201.71517 1201.08699
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 83.79052 83.64227
Bitwuzla-MachBV-base unsat ✅ 253.38165 253.25059
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 38.09516 37.96328
BVDecide bv_decide unknown ❌ 1201.39309 1201.08999
bv_decide-nokernel unknown ❌ 1201.38737 1201.06357
cvc5 cvc5 unsat ✅ 50.94834 50.82038
SMTInterpol SMTInterpol unknown ❌ 1201.77292 1944.97047
Yices2 Yices2 unsat ✅ 35.90535 35.78157
Z3alpha Z3-alpha unsat ✅ 252.47206 1004.91452
Z3 Z3-alpha-base unsat ✅ 98.08872 97.94106
Z3-Owl-base unsat ✅ 455.15335 455.00243
z3siri-base unsat ✅ 98.54589 98.40858
Z3-Owl Z3-Owl unsat ✅ 171.27035 171.13493