Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-32-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1731509
Compressed Size268846
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1731500
Compressed Size268854
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34030
Declared Datatypes0

Symbols

Bool18306 ite5746 not4113 or5146
and5315 =3705 BitVec15724 bvand1
bvor9 bvneg1039 bvadd3087 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl4092 bvlshr1036

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 103.21800 103.21600
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 483.90100 483.72800
STP STP 2022.4_default unsat ✅ 50.95980 50.86110
STP 2022.4_default unsat ✅ 50.79470 50.79630
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.42197 11.88760
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.88000
Z3-Owl z3-Owl-Final_default unsat ✅ 176.31600 176.31200
z3-Owl-Final_default unsat ✅ 167.94400 167.92200
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 56.42544 56.29956
cvc5 cvc5 unsat ✅ 90.12663 89.99663
SMTInterpol SMTInterpol unknown ❌ 1202.21896 1258.65839
STP STP unsat ✅ 56.20141 56.07688
Yices2 Yices2 unsat ✅ 63.86201 63.72747
Z3alpha Z3-alpha unsat ✅ 790.36966 790.26197
SMT-COMP 2025 0.33 (6/9) Bitwuzla Bitwuzla unsat ✅ 40.60557 40.48500
Bitwuzla-MachBV-base unsat ✅ 61.80748 61.67094
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 27.04751 26.91046
BVDecide bv_decide unknown ❌ 1201.37070 1201.00572
bv_decide-nokernel unknown ❌ 1201.38948 1200.92981
cvc5 cvc5 unsat ✅ 98.94569 98.79041
SMTInterpol SMTInterpol unknown ❌ 1201.68315 1246.18760
Yices2 Yices2 unsat ✅ 26.58610 26.45871
Z3alpha Z3-alpha unknown ❌ 157.68193 524.57273
Z3 Z3-alpha-base unsat ✅ 49.52468 49.40306
Z3-Owl-base unsat ✅ 198.92585 198.77251
z3siri-base unsat ✅ 50.16851 50.03686
Z3-Owl Z3-Owl unsat ✅ 82.07650 81.94846