Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-96-96.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size320171
Compressed Size51117
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 320162
Compressed Size51124
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants6332
Declared Datatypes0

Symbols

Bool4049 ite1299 not782 or980
and1149 =1111 BitVec2283 bvand1
bvor9 bvneg111 bvadd492 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl476 bvlshr107 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2024 0.50 (3/6) Bitwuzla Bitwuzla unknown ❌ 1201.24099 1201.09916
cvc5 cvc5 unsat ✅ 965.52830 965.02724
SMTInterpol SMTInterpol unknown ❌ 1202.71852 1282.94593
STP STP unsat ✅ 60.66348 60.54953
Yices2 Yices2 unsat ✅ 109.54982 109.39582
Z3alpha Z3-alpha unknown ❌ 123.23580 124.86900
SMT-COMP 2025 0.44 (5/9) Bitwuzla Bitwuzla unknown ❌ 1201.28452 1201.00714
Bitwuzla-MachBV-base unknown ❌ 1201.26269 1200.97910
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 59.66090 59.52180
BVDecide bv_decide unknown ❌ 1201.39316 1201.03979
bv_decide-nokernel unknown ❌ 1201.38682 1200.99246
cvc5 cvc5 unsat ✅ 518.77347 518.58481
SMTInterpol SMTInterpol unknown ❌ 1201.86008 4249.43564
Yices2 Yices2 unsat ✅ 89.72542 89.58145
Z3alpha Z3-alpha unknown ❌ 141.09193 565.12368
Z3 Z3-alpha-base unsat ✅ 238.58372 238.40833
Z3-Owl-base unsat ✅ 972.26542 972.02834
z3siri-base unsat ✅ 247.54207 247.38073
Z3-Owl Z3-Owl unsat ✅ 104.14133 103.99472