Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-20-20.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size129565
Compressed Size21234
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 129556
Compressed Size21239
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants2320
Declared Datatypes0

Symbols

Bool1541 ite767 not174 or220
and389 =731 BitVec779 bvand1
bvor9 bvneg35 bvadd112 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl96 bvlshr31 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 8.93793 8.93800
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 9.49233 9.49244
STP STP 2022.4_default unsat ✅ 5.31857 5.31877
STP 2022.4_default unsat ✅ 5.31275 5.31198
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.34266 11.19120
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 120.42500 120.41400
Z3-Owl z3-Owl-Final_default unsat ✅ 9.17336 9.17319
z3-Owl-Final_default unsat ✅ 9.97816 9.97726
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 6.91795 6.81786
cvc5 cvc5 unsat ✅ 6.68184 6.58212
SMTInterpol SMTInterpol unknown ❌ 1201.74027 1248.93468
STP STP unsat ✅ 4.56864 4.46881
Yices2 Yices2 unsat ✅ 7.14264 7.04156
Z3alpha Z3-alpha unsat ✅ 154.06905 153.96381
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 5.53316 5.40788
Bitwuzla-MachBV-base unsat ✅ 5.27964 5.14498
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 4.27121 4.15137
BVDecide bv_decide unknown ❌ 1201.39478 1201.05070
bv_decide-nokernel unknown ❌ 1201.39170 1201.03157
cvc5 cvc5 unsat ✅ 5.27041 5.15212
SMTInterpol SMTInterpol unknown ❌ 1201.59390 1235.87995
Yices2 Yices2 unsat ✅ 5.79785 5.67988
Z3alpha Z3-alpha unsat ✅ 7.53504 27.98887
Z3 Z3-alpha-base unsat ✅ 2.32990 2.21013
Z3-Owl-base unsat ✅ 10.70997 10.58919
z3siri-base unsat ✅ 2.41391 2.27750
Z3-Owl Z3-Owl unsat ✅ 6.07251 5.95432