Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-80-80.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size203365
Compressed Size32402
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 203356
Compressed Size32582
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants3823
Declared Datatypes0

Symbols

Bool2258 ite1026 not337 or426
and595 =873 BitVec1565 bvand1
bvor9 bvneg95 bvadd255 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl316 bvlshr92

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 1075.36000 1075.35000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 341.72000 341.68900
STP STP 2022.4_default unsat ✅ 54.86350 54.86230
STP 2022.4_default unsat ✅ 54.44070 54.44110
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.44847 11.60330
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.10000 1200.02000
Z3-Owl z3-Owl-Final_default unsat ✅ 48.28600 48.28290
z3-Owl-Final_default unsat ✅ 37.44130 37.43810
SMT-COMP 2024 0.33 (4/6) Bitwuzla Bitwuzla unsat ✅ 876.07767 875.95013
cvc5 cvc5 unsat ✅ 202.98486 202.76164
SMTInterpol SMTInterpol unknown ❌ 1202.71818 1269.80415
STP STP unsat ✅ 54.25624 54.15544
Yices2 Yices2 unsat ✅ 89.71613 89.58161
Z3alpha Z3-alpha unknown ❌ 84.17557 85.80658