Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-64-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2781146
Compressed Size430421
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2781137
Compressed Size430424
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55515
Declared Datatypes0

Symbols

Bool34673 ite7795 not8206 or10260
and10429 =5751 BitVec20842 bvand1
bvor9 bvneg1039 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.67 (2/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 1128.65000 1128.55000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.11000 1199.84000
STP STP 2022.4_default unsat ✅ 338.73700 338.65100
STP 2022.4_default unsat ✅ 368.88100 368.85600
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.46641 11.74710
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1200.03000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.11000 1199.95000
z3-Owl-Final_default unknown ❌ 1200.02000 1199.78000
SMT-COMP 2024 0.50 (3/6) Bitwuzla Bitwuzla unsat ✅ 808.25364 807.98583
cvc5 cvc5 unknown ❌ 1201.71469 1201.41394
SMTInterpol SMTInterpol unknown ❌ 1202.24647 1285.36679
STP STP unsat ✅ 332.17699 332.06436
Yices2 Yices2 unsat ✅ 173.00221 172.84190
Z3alpha Z3-alpha unknown ❌ 1202.26965 1201.65200