Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-256-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2803531
Compressed Size431310
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2803522
Compressed Size431315
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55515
Declared Datatypes0

Symbols

Bool34673 ite7795 not8206 or10260
and10429 =5751 BitVec20842 bvand1
bvor9 bvneg1039 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.78 (2/9) Bitwuzla Bitwuzla unknown ❌ 1201.46799 1201.18030
Bitwuzla-MachBV-base unknown ❌ 1201.51100 1201.23068
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 481.40121 481.22973
BVDecide bv_decide unknown ❌ 1201.39183 1201.06487
bv_decide-nokernel unknown ❌ 1201.38296 1201.03784
cvc5 cvc5 unknown ❌ 726.67869 728.42507
SMTInterpol SMTInterpol unknown ❌ 1201.91416 3841.00015
Yices2 Yices2 unsat ✅ 817.62754 817.38324
Z3alpha Z3-alpha unknown ❌ 79.11809 309.66030
Z3 Z3-alpha-base unknown ❌ 1201.37831 1201.02248
Z3-Owl-base unknown ❌ 1201.37179 1201.08951
z3siri-base unknown ❌ 1201.37068 1201.05836
Z3-Owl Z3-Owl unknown ❌ 1201.77265 1201.21427