Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-256-256.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size489915
Compressed Size75463
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 489906
Compressed Size75471
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants9579
Declared Datatypes0

Symbols

Bool5296 ite2046 not1043 or1308
and1481 =1437 BitVec4283 bvand1
bvor11 bvneg272 bvadd785 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl1020 bvlshr269

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.89 (1/9) Bitwuzla Bitwuzla unknown ❌ 1201.30737 1201.00649
Bitwuzla-MachBV-base unknown ❌ 1201.32400 1201.05184
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 969.06138 968.83354
BVDecide bv_decide unknown ❌ 1201.38758 1201.01635
bv_decide-nokernel unknown ❌ 1201.34281 1201.01932
cvc5 cvc5 unknown ❌ 1201.78717 1201.29384
SMTInterpol SMTInterpol unknown ❌ 1201.88855 3812.14139
Yices2 Yices2 unknown ❌ 1201.29294 1200.97768
Z3alpha Z3-alpha unknown ❌ 64.75912 258.43737
Z3 Z3-alpha-base unknown ❌ 1201.32805 1201.01186
Z3-Owl-base unknown ❌ 1201.35054 1201.08477
z3siri-base unknown ❌ 1201.38032 1201.09289
Z3-Owl Z3-Owl unknown ❌ 1201.76025 1201.12624