Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/AND-NESTED-12-32-src-sp-not-excluded.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size33109869
Compressed Size3263282
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status sat
Inferred Status sat
Size 33109860
Compressed Size3263287
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants451813
Declared Datatypes0

Symbols

Bool55598 ite535467 not7515 or16790
and26393 =4861 BitVec396215 bvand1
bvor4202 bvneg3933 bvadd3769 bvsmod2
bvult26 bvule4 bvslt1 bvsle8
bvlshr51

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.78 (2/9) Bitwuzla Bitwuzla sat ✅ 204.07955 203.93244
Bitwuzla-MachBV-base unknown ❌ 1201.94729 1201.59021
Bitwuzla-MachBV Bitwuzla-MachBV sat ✅ 710.31534 710.10643
BVDecide bv_decide unknown ❌ 1201.38830 1200.92216
bv_decide-nokernel unknown ❌ 1201.38954 1201.00258
cvc5 cvc5 unknown ❌ 527.81958 529.61959
SMTInterpol SMTInterpol unknown ❌ 1201.58783 1224.58383
Yices2 Yices2 unknown ❌ 1201.80445 1201.43315
Z3alpha Z3-alpha unknown ❌ 234.09400 525.56485
Z3 Z3-alpha-base unknown ❌ 90.96123 92.65646
Z3-Owl-base unknown ❌ 250.44805 252.11399
z3siri-base unknown ❌ 92.60964 94.34318
Z3-Owl Z3-Owl unknown ❌ 133.21052 133.05245