Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-24-24.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size117121
Compressed Size18712
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 117112
Compressed Size18832
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants2043
Declared Datatypes0

Symbols

Bool1306 ite746 not113 or146
and315 =705 BitVec737 bvand1
bvor9 bvneg39 bvadd87 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl92 bvlshr36

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 26.37170 26.37220
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 11.19290 11.18790
STP STP 2022.4_default unsat ✅ 5.00489 5.00474
STP 2022.4_default unsat ✅ 4.99144 4.99163
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.35666 11.49750
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 166.17400 166.18500
Z3-Owl z3-Owl-Final_default unsat ✅ 9.55490 9.55394
z3-Owl-Final_default unsat ✅ 9.74659 9.74616
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 8.32292 8.21799
cvc5 cvc5 unsat ✅ 10.96871 10.86276
SMTInterpol SMTInterpol unknown ❌ 1202.21821 1248.46208
STP STP unsat ✅ 4.19262 4.09065
Yices2 Yices2 unsat ✅ 9.53383 9.43201
Z3alpha Z3-alpha unsat ✅ 184.84437 184.73723