Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-512-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1748868
Compressed Size269004
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 1748859
Compressed Size269012
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34030
Declared Datatypes0

Symbols

Bool18306 ite5746 not4113 or5146
and5315 =3705 BitVec15724 bvand1
bvor9 bvneg1039 bvadd3087 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl4092 bvlshr1036

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 1.00 (0/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.77000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.02000 1199.84000
STP STP 2022.4_default unknown ❌ 1200.12000 1199.89000
STP 2022.4_default unknown ❌ 1200.02000 1199.77000
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.38999 11.63000
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1200.01000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.03000 1199.91000
z3-Owl-Final_default unknown ❌ 1200.03000 1199.84000
SMT-COMP 2025 0.89 (1/9) Bitwuzla Bitwuzla unknown ❌ 1201.41402 1201.15282
Bitwuzla-MachBV-base unknown ❌ 1201.46189 1201.10521
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 520.16088 519.96299
BVDecide bv_decide unknown ❌ 1201.38721 1201.10711
bv_decide-nokernel unknown ❌ 1201.35087 1200.86433
cvc5 cvc5 unknown ❌ 156.66943 158.53949
SMTInterpol SMTInterpol unknown ❌ 1201.89174 3736.98978
Yices2 Yices2 unknown ❌ 1201.40309 1201.14808
Z3alpha Z3-alpha unknown ❌ 62.43521 245.72215
Z3 Z3-alpha-base unknown ❌ 1201.39881 1201.17841
Z3-Owl-base unknown ❌ 1201.35372 1201.08919
z3siri-base unknown ❌ 1201.39039 1201.14616
Z3-Owl Z3-Owl unknown ❌ 1201.76086 1201.19244