Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SLL-NESTED-8-32-src-sp-not-excluded.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size22308860
Compressed Size2156958
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status sat
Inferred Status sat
Size 22308851
Compressed Size2156963
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants311203
Declared Datatypes0

Symbols

Bool39611 ite366905 not5144 or11517
and18132 =4750 BitVec271592 bvand1
bvor2880 bvneg2703 bvadd2651 bvsmod2
bvult55 bvule4 bvslt1 bvsle8
bvshl1 bvlshr72

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.50 (3/6) Bitwuzla Bitwuzla-fixed_default sat ✅ 956.53600 956.46900
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.11000 1200.02000
STP STP 2022.4_default sat ✅ 184.37200 184.32800
STP 2022.4_default sat ✅ 185.51600 185.49800
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 8.55774 13.14650
Yices2 Yices 2 for SMTCOMP 2023_default sat ✅ 262.37200 262.36200
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.03000 1199.77000
z3-Owl-Final_default unknown ❌ 1200.02000 1199.62000
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla sat ✅ 493.08742 492.97182
cvc5 cvc5 sat ✅ 393.83691 393.68835
SMTInterpol SMTInterpol unknown ❌ 1201.77614 1221.34571
STP STP sat ✅ 279.85694 279.64142
Yices2 Yices2 sat ✅ 348.21210 348.10210
Z3alpha Z3-alpha sat ✅ 379.08638 378.97738
SMT-COMP 2025 0.44 (5/9) Bitwuzla Bitwuzla sat ✅ 86.10827 85.96490
Bitwuzla-MachBV-base sat ✅ 496.39271 496.15823
Bitwuzla-MachBV Bitwuzla-MachBV sat ✅ 303.74623 303.53380
BVDecide bv_decide unknown ❌ 1201.39219 1200.93653
bv_decide-nokernel unknown ❌ 1201.38831 1200.89324
cvc5 cvc5 sat ✅ 182.00530 181.84751
SMTInterpol SMTInterpol unknown ❌ 1201.58872 1215.63155
Yices2 Yices2 sat ✅ 217.94050 217.80596
Z3alpha Z3-alpha sat ✅ 205.56452 412.11258
Z3 Z3-alpha-base unknown ❌ 122.37728 124.13054
Z3-Owl-base unknown ❌ 362.76754 364.44457
z3siri-base unknown ❌ 127.57258 129.27189
Z3-Owl Z3-Owl unknown ❌ 395.74568 397.56947