Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-64-64.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size186839
Compressed Size29964
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 186830
Compressed Size30078
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants3435
Declared Datatypes0

Symbols

Bool2032 ite1086 not275 or348
and521 =861 BitVec1403 bvand1
bvor11 bvneg80 bvadd209 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl252 bvlshr77

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 292.45400 292.36500
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 222.58200 222.48800
STP STP 2022.4_default unsat ✅ 188.09800 188.04500
STP 2022.4_default unsat ✅ 184.66400 184.61400
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.46948 12.08630
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.88000
Z3-Owl z3-Owl-Final_default unsat ✅ 99.14590 99.13700
z3-Owl-Final_default unsat ✅ 75.78560 75.70680
SMT-COMP 2024 0.33 (4/6) Bitwuzla Bitwuzla unsat ✅ 460.38817 460.12643
cvc5 cvc5 unsat ✅ 152.42594 152.26510
SMTInterpol SMTInterpol unknown ❌ 1202.24157 1269.34887
STP STP unsat ✅ 872.47742 872.05029
Yices2 Yices2 unsat ✅ 110.79144 110.61588
Z3alpha Z3-alpha unknown ❌ 111.89761 113.72248
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 642.50516 642.31847
Bitwuzla-MachBV-base unknown ❌ 1201.25528 1200.98174
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 33.28747 33.15495
BVDecide bv_decide unknown ❌ 1201.38747 1201.03459
bv_decide-nokernel unknown ❌ 1201.38808 1201.08222
cvc5 cvc5 unsat ✅ 98.08032 97.93500
SMTInterpol SMTInterpol unknown ❌ 1201.88239 2088.97718
Yices2 Yices2 unsat ✅ 77.96747 77.84079
Z3alpha Z3-alpha unsat ✅ 937.87121 3738.22156
Z3 Z3-alpha-base unsat ✅ 458.01244 457.86155
Z3-Owl-base unknown ❌ 1201.30000 1201.06582
z3siri-base unsat ✅ 474.22724 474.01113
Z3-Owl Z3-Owl unsat ✅ 525.00019 524.78661