Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-1024-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2830696
Compressed Size431519
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status None
Size 2830687
Compressed Size431521
Max. Term Depth3
Asserts 3
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55473
Declared Datatypes0

Symbols

Bool34631 ite7763 not8205 or10258
and10426 =5719 BitVec20842 bvand1
bvor8 bvneg1039 bvadd5132 bvsmod2
bvult9 bvule4 bvslt1 bvsle9
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 1.00 (0/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.58000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 623.81200 623.77400
STP STP 2022.4_default unknown ❌ 1200.10000 1199.75000
STP 2022.4_default unknown ❌ 1200.02000 1199.83000
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 10.22830 28.67080
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.03000 1200.01000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.04000 1199.79000
z3-Owl-Final_default unknown ❌ 1200.05000 1199.85000
SMT-COMP 2024 1.00 (0/6) Bitwuzla Bitwuzla unknown ❌ 1201.80203 1200.90506
cvc5 cvc5 unknown ❌ 189.30646 190.89715
SMTInterpol SMTInterpol unknown ❌ 1202.72079 1386.83210
STP STP unknown ❌ 1201.44857 1201.33312
Yices2 Yices2 unknown ❌ 1201.56642 1201.43737
Z3alpha Z3-alpha unknown ❌ 364.15475 365.56541