Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-20-20.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size111096
Compressed Size17871
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 111087
Compressed Size17923
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants1919
Declared Datatypes0

Symbols

Bool1238 ite726 not97 or126
and295 =693 BitVec681 bvand1
bvor9 bvneg35 bvadd75 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl76 bvlshr32

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 4.74699 4.64226
cvc5 cvc5 unsat ✅ 6.85662 6.75701
SMTInterpol SMTInterpol unknown ❌ 1201.71605 1245.14761
STP STP unsat ✅ 3.78483 3.68512
Yices2 Yices2 unsat ✅ 6.05393 5.95126
Z3alpha Z3-alpha unsat ✅ 153.26399 153.14355
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 5.40272 5.28427
Bitwuzla-MachBV-base unsat ✅ 5.19343 5.07295
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 4.29843 4.17568
BVDecide bv_decide unknown ❌ 1201.37077 1201.05019
bv_decide-nokernel unknown ❌ 1201.37552 1201.01983
cvc5 cvc5 unsat ✅ 4.74847 4.61589
SMTInterpol SMTInterpol unknown ❌ 1201.58987 1240.48715
Yices2 Yices2 unsat ✅ 5.19880 5.07659
Z3alpha Z3-alpha unsat ✅ 4.92057 17.61547
Z3 Z3-alpha-base unsat ✅ 2.45001 2.32607
Z3-Owl-base unsat ✅ 11.20168 11.07043
z3siri-base unsat ✅ 2.46848 2.34353
Z3-Owl Z3-Owl unsat ✅ 5.01408 4.88794