Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SLL-NESTED-8-32.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size22309483
Compressed Size2146589
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 22309474
Compressed Size2146595
Max. Term Depth3
Asserts 2
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants311207
Declared Datatypes0

Symbols

Bool39615 ite366905 not5146 or11517
and18134 =4750 BitVec271592 bvand1
bvor2880 bvneg2703 bvadd2651 bvsmod2
bvult55 bvule4 bvslt1 bvsle8
bvshl1 bvlshr72

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.83 (1/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.73000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.03000 1199.91000
STP STP 2022.4_default unsat ✅ 773.25900 773.25600
STP 2022.4_default unsat ✅ 748.82500 748.61800
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.88800 13.42570
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.83000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.03000 1199.90000
z3-Owl-Final_default unknown ❌ 1200.03000 1199.61000
SMT-COMP 2024 0.67 (2/6) Bitwuzla Bitwuzla unsat ✅ 720.04226 719.91623
cvc5 cvc5 unknown ❌ 1202.24580 1201.58309
SMTInterpol SMTInterpol unknown ❌ 1201.71837 1221.37631
STP STP unsat ✅ 582.78206 582.35050
Yices2 Yices2 unknown ❌ 1201.39496 1201.24274
Z3alpha Z3-alpha unknown ❌ 1201.71790 1201.31624