Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-48-48.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size153724
Compressed Size24609
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 153715
Compressed Size24614
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants2799
Declared Datatypes0

Symbols

Bool1714 ite866 not209 or266
and435 =777 BitVec1085 bvand1
bvor9 bvneg63 bvadd159 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl188 bvlshr60

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 175.37800 175.37300
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 63.82430 63.82510
STP STP 2022.4_default unsat ✅ 37.49230 37.48560
STP 2022.4_default unsat ✅ 37.26780 37.26300
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.54240 11.84810
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 1177.86000 1177.82000
Z3-Owl z3-Owl-Final_default unsat ✅ 22.78800 22.78700
z3-Owl-Final_default unsat ✅ 21.36860 21.36920