Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-48-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2781142
Compressed Size430710
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2781133
Compressed Size430716
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55515
Declared Datatypes0

Symbols

Bool34673 ite7795 not8206 or10260
and10429 =5751 BitVec20842 bvand1
bvor9 bvneg1039 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 338.21400 337.46600
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 1130.83000 1130.65000
STP STP 2022.4_default unsat ✅ 222.81300 222.75300
STP 2022.4_default unsat ✅ 225.84600 225.79900
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.64253 11.71250
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.11000 1199.99000
Z3-Owl z3-Owl-Final_default unsat ✅ 918.68300 918.59000
z3-Owl-Final_default unsat ✅ 809.69200 809.50800
SMT-COMP 2025 0.33 (6/9) Bitwuzla Bitwuzla unsat ✅ 281.65218 281.48624
Bitwuzla-MachBV-base unknown ❌ 1201.33013 1201.03573
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 55.34101 55.18837
BVDecide bv_decide unknown ❌ 1201.38028 1200.95256
bv_decide-nokernel unknown ❌ 1201.37431 1200.99205
cvc5 cvc5 unsat ✅ 487.63993 487.42993
SMTInterpol SMTInterpol unknown ❌ 1201.78888 1996.75863
Yices2 Yices2 unsat ✅ 118.91829 118.78094
Z3alpha Z3-alpha unknown ❌ 278.29965 1106.85293
Z3 Z3-alpha-base unsat ✅ 302.94367 302.74012
Z3-Owl-base unknown ❌ 1201.33313 1201.08313
z3siri-base unsat ✅ 311.72909 311.55981
Z3-Owl Z3-Owl unsat ✅ 450.88506 450.70933