Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-128-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1748754
Compressed Size268928
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1748745
Compressed Size268938
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34030
Declared Datatypes0

Symbols

Bool18306 ite5746 not4113 or5146
and5315 =3705 BitVec15724 bvand1
bvor9 bvneg1039 bvadd3087 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl4092 bvlshr1036

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.78 (2/9) Bitwuzla Bitwuzla unknown ❌ 1201.28843 1201.06341
Bitwuzla-MachBV-base unknown ❌ 1201.33076 1201.06564
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 62.97944 62.83990
BVDecide bv_decide unknown ❌ 1201.34378 1200.93540
bv_decide-nokernel unknown ❌ 1201.38805 1201.05836
cvc5 cvc5 unknown ❌ 1201.78690 1201.39669
SMTInterpol SMTInterpol unknown ❌ 1201.86514 4135.30871
Yices2 Yices2 unsat ✅ 326.50115 326.33233
Z3alpha Z3-alpha unknown ❌ 178.61502 708.88482
Z3 Z3-alpha-base unknown ❌ 1201.44155 1201.11084
Z3-Owl-base unknown ❌ 1201.37711 1200.95894
z3siri-base unknown ❌ 1201.34451 1200.87534
Z3-Owl Z3-Owl unknown ❌ 1201.75691 1200.99534