Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-128-128.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size289173
Compressed Size45282
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 289164
Compressed Size45289
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants5483
Declared Datatypes0

Symbols

Bool3120 ite1406 not531 or668
and841 =1053 BitVec2363 bvand1
bvor11 bvneg144 bvadd401 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl508 bvlshr141

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.67 (2/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.98000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.03000 1199.56000
STP STP 2022.4_default unsat ✅ 504.37300 504.31700
STP 2022.4_default unsat ✅ 495.64400 495.61700
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.45882 11.56070
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.01000 1200.06000
Z3-Owl z3-Owl-Final_default unsat ✅ 598.08900 598.05900
z3-Owl-Final_default unsat ✅ 253.10500 253.08000
SMT-COMP 2024 0.67 (2/6) Bitwuzla Bitwuzla unknown ❌ 1201.26853 1201.12154
cvc5 cvc5 unknown ❌ 1201.71813 1201.19084
SMTInterpol SMTInterpol unknown ❌ 1202.71793 2044.02796
STP STP unsat ✅ 218.53544 218.32101
Yices2 Yices2 unsat ✅ 578.90490 578.79166
Z3alpha Z3-alpha unknown ❌ 597.74373 597.56399