Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-8-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1609749
Compressed Size223694
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1609740
Compressed Size223702
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants31717
Declared Datatypes0

Symbols

Bool16770 ite5746 not3345 or5146
and5315 =2937 BitVec14947 bvand1
bvor9 bvneg1158 bvadd3087 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl4092 bvlshr1036

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 7.41533 7.41538
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 76.93330 76.92580
STP STP 2022.4_default unsat ✅ 15.19890 15.19840
STP 2022.4_default unsat ✅ 15.16210 15.16280
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.55024 11.34630
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 174.45000 174.40900
Z3-Owl z3-Owl-Final_default unsat ✅ 21.75930 21.75330
z3-Owl-Final_default unsat ✅ 23.47300 23.47130
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 9.14524 9.04485
cvc5 cvc5 unsat ✅ 36.42148 36.30726
SMTInterpol SMTInterpol unknown ❌ 1201.71689 1243.59979
STP STP unsat ✅ 9.38514 9.28514
Yices2 Yices2 unsat ✅ 17.20558 17.09834
Z3alpha Z3-alpha unsat ✅ 129.67450 129.49555