Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-8-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1618240
Compressed Size225409
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1618231
Compressed Size225417
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants31840
Declared Datatypes0

Symbols

Bool16816 ite5886 not3347 or5148
and5321 =2973 BitVec15024 bvand1
bvor11 bvneg1158 bvadd3089 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl4092 bvlshr1037

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 16.85220 16.85000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 71.98080 71.97760
STP STP 2022.4_default unsat ✅ 19.57680 19.57340
STP 2022.4_default unsat ✅ 19.61360 19.61430
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.38962 11.71580
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 282.68600 282.69700
Z3-Owl z3-Owl-Final_default unsat ✅ 51.05970 51.04470
z3-Owl-Final_default unsat ✅ 48.60170 48.59960
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 7.33125 7.20289
Bitwuzla-MachBV-base unsat ✅ 7.51586 7.39683
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 6.31078 6.17681
BVDecide bv_decide unknown ❌ 1201.35206 1200.96119
bv_decide-nokernel unknown ❌ 1201.38932 1200.89963
cvc5 cvc5 unsat ✅ 37.06678 36.93734
SMTInterpol SMTInterpol unknown ❌ 1201.76804 1238.33808
Yices2 Yices2 unsat ✅ 10.48775 10.34852
Z3alpha Z3-alpha unsat ✅ 45.88508 148.16302
Z3 Z3-alpha-base unsat ✅ 8.30472 8.18644
Z3-Owl-base unsat ✅ 36.82271 36.68456
z3siri-base unsat ✅ 8.39771 8.26871
Z3-Owl Z3-Owl unsat ✅ 21.41717 21.28216