Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-112-112.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size264080
Compressed Size41805
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 264071
Compressed Size41794
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants4971
Declared Datatypes0

Symbols

Bool2848 ite1326 not467 or588
and761 =1005 BitVec2123 bvand1
bvor11 bvneg128 bvadd353 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl444 bvlshr125

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.50 (3/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 892.76100 892.62800
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.12000 1199.70000
STP STP 2022.4_default unsat ✅ 226.86600 226.82500
STP 2022.4_default unsat ✅ 233.66200 233.66400
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.33289 11.67830
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.01000 1200.01000
Z3-Owl z3-Owl-Final_default unsat ✅ 401.73900 401.70800
z3-Owl-Final_default unsat ✅ 149.22400 149.20100
SMT-COMP 2025 0.67 (3/9) Bitwuzla Bitwuzla unknown ❌ 1201.25561 1200.98924
Bitwuzla-MachBV-base unknown ❌ 1201.30863 1201.05061
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 89.18031 89.04050
BVDecide bv_decide unknown ❌ 1201.38780 1201.07799
bv_decide-nokernel unknown ❌ 1201.38931 1201.07173
cvc5 cvc5 unsat ✅ 948.65135 948.40964
SMTInterpol SMTInterpol unknown ❌ 1201.89395 4135.43180
Yices2 Yices2 unsat ✅ 376.35910 376.17997
Z3alpha Z3-alpha unknown ❌ 63.02542 251.89222
Z3 Z3-alpha-base unknown ❌ 1201.26302 1201.00136
Z3-Owl-base unknown ❌ 1201.25716 1201.06384
z3siri-base unknown ❌ 1201.30034 1201.08541
Z3-Owl Z3-Owl unknown ❌ 1201.75224 1201.08029