Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-112-112.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size255639
Compressed Size40236
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 255630
Compressed Size40120
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants4847
Declared Datatypes0

Symbols

Bool2802 ite1186 not465 or586
and755 =969 BitVec2045 bvand1
bvor9 bvneg127 bvadd351 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl444 bvlshr124

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.50 (3/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.11000 1200.09000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 982.34800 982.17700
STP STP 2022.4_default unsat ✅ 128.09400 128.08300
STP 2022.4_default unsat ✅ 125.58400 125.53800
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 5.92985 11.46650
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.04000 1199.91000
Z3-Owl z3-Owl-Final_default unsat ✅ 82.20220 82.18170
z3-Owl-Final_default unsat ✅ 61.30870 61.30960