Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-48-48.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size199245
Compressed Size31945
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 199236
Compressed Size32160
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants3788
Declared Datatypes0

Symbols

Bool2465 ite963 not398 or500
and669 =871 BitVec1323 bvand1
bvor9 bvneg63 bvadd252 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl236 bvlshr59 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 178.89200 178.82400
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 93.72230 93.71690
STP STP 2022.4_default unsat ✅ 43.29350 43.28940
STP 2022.4_default unsat ✅ 43.39940 43.39370
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.49504 11.54540
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.01000 1199.91000
Z3-Owl z3-Owl-Final_default unsat ✅ 27.76990 27.73430
z3-Owl-Final_default unsat ✅ 25.15890 25.15350
SMT-COMP 2024 0.17 (5/6) Bitwuzla Bitwuzla unsat ✅ 40.27215 40.15147
cvc5 cvc5 unsat ✅ 64.85641 64.75503
SMTInterpol SMTInterpol unknown ❌ 1202.22626 1254.31949
STP STP unsat ✅ 28.48643 28.38596
Yices2 Yices2 unsat ✅ 42.66706 42.56531
Z3alpha Z3-alpha unsat ✅ 843.44835 843.34127