Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-80-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2781151
Compressed Size430754
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2781142
Compressed Size430758
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55515
Declared Datatypes0

Symbols

Bool34673 ite7795 not8206 or10260
and10429 =5751 BitVec20842 bvand1
bvor9 bvneg1039 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2025 0.67 (3/9) Bitwuzla Bitwuzla unknown ❌ 1201.34979 1200.97301
Bitwuzla-MachBV-base unknown ❌ 1201.38087 1201.03862
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 134.18469 134.04671
BVDecide bv_decide unknown ❌ 1201.38819 1201.01644
bv_decide-nokernel unknown ❌ 1201.39270 1201.05246
cvc5 cvc5 unsat ✅ 854.94401 854.64450
SMTInterpol SMTInterpol unknown ❌ 1201.85367 2909.63929
Yices2 Yices2 unsat ✅ 241.42455 241.24947
Z3alpha Z3-alpha unknown ❌ 280.30915 1113.60507
Z3 Z3-alpha-base unknown ❌ 1201.37070 1201.06850
Z3-Owl-base unknown ❌ 1201.35571 1201.07979
z3siri-base unknown ❌ 1201.39444 1200.93039
Z3-Owl Z3-Owl unknown ❌ 1201.78871 1201.24050