Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRAI-SAFE-32-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size2781134
Compressed Size430701
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 2781125
Compressed Size430705
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants55515
Declared Datatypes0

Symbols

Bool34673 ite7795 not8206 or10260
and10429 =5751 BitVec20842 bvand1
bvor9 bvneg1039 bvadd5132 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl5116 bvlshr1035 bvashr1

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.33 (4/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 203.79700 203.79700
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 759.71600 759.61600
STP STP 2022.4_default unsat ✅ 141.08300 141.01800
STP 2022.4_default unsat ✅ 135.65200 135.59400
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.36045 11.65010
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.02000 1199.87000
Z3-Owl z3-Owl-Final_default unsat ✅ 355.92400 355.88200
z3-Owl-Final_default unsat ✅ 331.88200 331.85900
SMT-COMP 2024 0.33 (4/6) Bitwuzla Bitwuzla unsat ✅ 126.39278 126.26434
cvc5 cvc5 unsat ✅ 288.95434 288.84340
SMTInterpol SMTInterpol unknown ❌ 1202.22305 1273.90818
STP STP unsat ✅ 85.32336 85.17537
Yices2 Yices2 unsat ✅ 59.77865 59.67699
Z3alpha Z3-alpha unknown ❌ 1201.71691 1200.78556
SMT-COMP 2025 0.33 (6/9) Bitwuzla Bitwuzla unsat ✅ 189.76711 189.62750
Bitwuzla-MachBV-base unsat ✅ 149.82910 149.67432
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 58.99084 58.85748
BVDecide bv_decide unknown ❌ 1201.38500 1201.06451
bv_decide-nokernel unknown ❌ 1201.39145 1201.06190
cvc5 cvc5 unsat ✅ 490.71940 490.52516
SMTInterpol SMTInterpol unknown ❌ 1201.64966 1255.01989
Yices2 Yices2 unsat ✅ 64.19191 64.05125
Z3alpha Z3-alpha unknown ❌ 250.76938 996.19544
Z3 Z3-alpha-base unsat ✅ 112.71970 112.58131
Z3-Owl-base unsat ✅ 431.97842 431.82476
z3siri-base unsat ✅ 120.38887 120.25106
Z3-Owl Z3-Owl unsat ✅ 216.75916 216.59190