Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRL-SAFE-112-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1757585
Compressed Size269742
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1757576
Compressed Size269749
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants139
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34154
Declared Datatypes0

Symbols

Bool18352 ite5886 not4115 or5148
and5321 =3741 BitVec15802 bvand1
bvor11 bvneg1040 bvadd3089 bvsmod2
bvult11 bvule4 bvslt1 bvsle11
bvshl4092 bvlshr1037

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.83 (1/6) Bitwuzla Bitwuzla-fixed_default unknown ❌ 1200.02000 1199.70000
cvc5 cvc5-default-2023-05-16-ea045f305_sq unknown ❌ 1200.02000 1199.67000
STP STP 2022.4_default unsat ✅ 473.22300 473.16900
STP 2022.4_default unsat ✅ 461.21300 461.08600
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.39831 11.29000
Yices2 Yices 2 for SMTCOMP 2023_default unknown ❌ 1200.01000 1199.99000
Z3-Owl z3-Owl-Final_default unknown ❌ 1200.02000 1199.59000
z3-Owl-Final_default unknown ❌ 1200.11000 1199.69000
SMT-COMP 2025 0.78 (2/9) Bitwuzla Bitwuzla unknown ❌ 1201.30770 1201.01991
Bitwuzla-MachBV-base unknown ❌ 1201.29840 1201.07638
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 482.82295 482.62135
BVDecide bv_decide unknown ❌ 1201.37881 1200.99871
bv_decide-nokernel unknown ❌ 1201.39058 1200.98572
cvc5 cvc5 unknown ❌ 1201.79679 1201.37656
SMTInterpol SMTInterpol unknown ❌ 1201.89333 4174.07416
Yices2 Yices2 unsat ✅ 435.59627 435.41689
Z3alpha Z3-alpha unknown ❌ 334.85406 1334.74741
Z3 Z3-alpha-base unknown ❌ 1201.47404 1201.24075
Z3-Owl-base unknown ❌ 1201.40837 1201.17229
z3siri-base unknown ❌ 1201.43867 1201.18009
Z3-Owl Z3-Owl unknown ❌ 1201.79697 1201.33857