Benchmark

non-incremental/QF_BV/20230221-oisc-gurtner/SRLI-SAFE-12-1024.smt2

Publications: "A Formally Verified Reduction of the RV32I ISA", Sonja Gurtner
(https://epub.jku.at/obvulihs/content/titleinfo/8237703)

The benchmarks come from the master thesis from Sonja Gurtner "A Formally Verified Reduction of the
RV32I ISA" about translating RISC-V instructions using only memory operations, jump, and sub. The
translation was done by Rosette, a tool to translate constraints from a Racket-like language to the
SMT-LIB.

There are two parameters in the translation:

- the bitwidth we are considering

- the upper bound on the number of loop iterations (for
correctness, it must be larger than the bitwidth)

One limitation of the work is that the translation was verified one replacement at a time. We verify
that addition (RISC-V instruction add) can be replaced by two subtraction (RISC-V instruction sub),
but subsequently use the usual addition. Thanks to this, verification scales up to large
bitwidth. Otherwise, the verification of such nested instructions is very challenging.


Naming convention: <instruction_to_replace>[-nested]-<bitwidth>-<upper_bound>[-<counterexample-cause>.smt2
Benchmark
Size1731506
Compressed Size268822
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2023-07-06
Generated BySonja Gurtner and Mathias Fleury
Generated On2023-02-19 00:00:00
GeneratorRosette
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 1731497
Compressed Size268829
Max. Term Depth3
Asserts 4
Declared Functions0
Declared Constants140
Declared Sorts 0
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants34030
Declared Datatypes0

Symbols

Bool18306 ite5746 not4113 or5146
and5315 =3705 BitVec15724 bvand1
bvor9 bvneg1039 bvadd3087 bvsmod2
bvult10 bvule4 bvslt1 bvsle12
bvshl4092 bvlshr1036

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2023 0.17 (5/6) Bitwuzla Bitwuzla-fixed_default unsat ✅ 24.76680 24.76440
cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 79.81110 79.79140
STP STP 2022.4_default unsat ✅ 18.90640 18.90620
STP 2022.4_default unsat ✅ 18.89740 18.89570
UltimateEliminator UltimateIntBlastingWrapper+SMTInterpol_default unknown ❌ 4.76476 25.25630
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 292.05900 292.05200
Z3-Owl z3-Owl-Final_default unsat ✅ 40.41710 40.41230
z3-Owl-Final_default unsat ✅ 41.21650 41.21990
SMT-COMP 2025 0.22 (7/9) Bitwuzla Bitwuzla unsat ✅ 10.73673 10.60555
Bitwuzla-MachBV-base unsat ✅ 12.58039 12.44975
Bitwuzla-MachBV Bitwuzla-MachBV unsat ✅ 6.00830 5.88682
BVDecide bv_decide unknown ❌ 1201.38907 1201.04735
bv_decide-nokernel unknown ❌ 1201.37191 1200.91526
cvc5 cvc5 unsat ✅ 30.75273 30.62058
SMTInterpol SMTInterpol unknown ❌ 1201.58342 1237.65655
Yices2 Yices2 unsat ✅ 12.82977 12.69461
Z3alpha Z3-alpha unsat ✅ 22.56554 80.83229
Z3 Z3-alpha-base unsat ✅ 10.54060 10.41580
Z3-Owl-base unsat ✅ 53.16295 53.03613
z3siri-base unsat ✅ 10.42534 10.30602
Z3-Owl Z3-Owl unsat ✅ 17.84465 17.72428