Benchmark
non-incremental/QF_S/2019-Jiang/slog/slog_stranger_5307_sink.smt2
Publication:
Hung-En Wang, Tzung-Lin Tsai, Chun-Han Lin, Fang Yu, Jie-Hong R. Jiang:
String Analysis via Automata Manipulation with Logic Circuit Representation. CAV (1) 2016: 241-260.
| Benchmark |
| Size | 22338 |
| Compressed Size | 2427 |
| License |
Creative Commons Attribution 4.0 International
(CC-BY-4.0)
|
| Category | industrial |
| First Occurrence | 2020-07-06 |
| Generated By | Hung-En Wang, Tzung-Lin Tsai, Chun-Han Lin, Fang Yu, and Jie-Hong R. Jiang |
| Generated On | 2019-02-28 00:00:00 |
| Generator | Stranger |
| Dolmen OK | 1 |
| strict Dolmen OK | 1 |
| check-sat calls | 1 |
| Status | unknown |
| Inferred Status | sat |
| Size | 22330 |
| Compressed Size | 2439 |
| Max. Term Depth | 4 |
| Asserts | 45 |
| Declared Functions | 0 |
| Declared Constants | 52 |
| Declared Sorts | 0 |
| Defined Functions | 0 |
| Defined Recursive Functions | 0 |
| Defined Sorts | 0 |
| Constants | 0 |
| Declared Datatypes | 0 |
Symbols
or | 1 |
= | 52 |
str.++ | 20 |
re.allchar | 2 |
str.to_re | 1 |
re.* | 2 |
re.++ | 2 |
str.in_re | 1 |
Evaluations
| Evaluation |
Rating |
Solver |
Variant |
Result |
Wallclock |
CPU Time |
|
SMT-COMP 2024
|
|
cvc5 |
cvc5 |
sat ✅
|
0.50530
|
0.40495
|
| |
OSTRICH |
OSTRICH |
sat ✅
|
3.74889
|
10.36732
|
| |
Z3alpha |
Z3-alpha |
sat ✅
|
2.11607
|
2.01639
|
| |
Z3-Noodler |
Z3-Noodler |
sat ✅
|
0.36047
|
0.26056
|
|
SMT-COMP 2025
|
|
cvc5 |
cvc5 |
sat ✅
|
0.35796
|
0.23814
|
| |
OSTRICH |
OSTRICH |
sat ✅
|
14.81470
|
31.03404
|
| |
Z3alpha |
Z3-alpha |
sat ✅
|
0.77496
|
1.07891
|
| |
Z3 |
Z3-alpha-base |
sat ✅
|
0.59753
|
0.46357
|
| |
|
Z3-Noodler-base |
sat ✅
|
0.55600
|
0.43821
|
| |
Z3-Noodler |
Z3-Noodler |
sat ✅
|
0.36868
|
0.24698
|
| |
|
Z3-Noodler-Mocha-base |
sat ✅
|
0.36271
|
0.23994
|
| |
Z3-Noodler-Mocha |
Z3-Noodler-Mocha |
sat ✅
|
0.36444
|
0.24109
|