Benchmark

non-incremental/QF_UF/2018-Goel-hwbench/QF_UF_firewire_tree.1.prop2_ab_cti_max.smt2

Generated by the tool Averroes 2 (successor of [1]) which implements safety property
verification on hardware systems.

This SMT problem belongs to a set of SMT problems generated by applying Averroes 2
to benchmarks derived from [2-5].

A total of 412 systems (345 from [2], 19 from [3], 26 from [4], 22 from [5]) were
syntactically converted from their original formats (using [6, 7]), and given to 
Averroes 2 to perform property checking with abstraction (wide bit-vectors -> terms, 
wide operators -> UF) using SMT solvers [8, 9].

[1] Lee S., Sakallah K.A. (2014) Unbounded Scalable Verification Based on Approximate
Property-Directed Reachability and Datapath Abstraction. In: Biere A., Bloem R. (eds)
Computer Aided Verification. CAV 2014. Lecture Notes in Computer Science, vol 8559.
Springer, Cham
[2] http://fmv.jku.at/aiger/index.html#beem
[3] http://www.cs.cmu.edu/~modelcheck/vcegar
[4] http://www.cprover.org/hardware/v2c
[5] http://github.com/aman-goel/verilogbench
[6] http://www.clifford.at/yosys
[7] http://github.com/chengyinwu/V3
[8] http://github.com/Z3Prover/z3
[9] http://github.com/SRI-CSL/yices2

id: firewire_tree.1.prop2
query-maker: "Yices 2"
query-time: 54.316000 ms
query-class: abstract
query-category: oneshot
query-type: cti
status: sat
Benchmark
Size1782037
Compressed Size167348
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2018-07-14
Generated ByAman Goel (amangoel@umich.edu), Karem A. Sakallah (karem@umich.edu)
Generated On2018-04-06 00:00:00
Generator
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status sat
Inferred Status sat
Size 1782029
Compressed Size167358
Max. Term Depth3
Asserts 15004
Declared Functions8
Declared Constants23426
Declared Sorts 3
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants0
Declared Datatypes0

Symbols

ite894 not7108 and6030 =15796
distinct4

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2018 0.14 (6/7) CVC4 master-2018-06-10-b19c840-competition-default_default sat ✅ 17.38170 17.38250
MathSAT mathsat-5.5.2-linux-x86_64-Main_default sat ✅ 0.31531 0.31627
OpenSMT opensmt2_default unknown ❌ 51.48310 47.66220
SMTInterpol SMTInterpol-2.5-19-g0d39cdee_default sat ✅ 2.53041 7.07181
veriT veriT_default sat ✅ 1.13605 1.13610
Yices2 Yices 2.6.0_default sat ✅ 0.11070 0.11038
Z3 z3-4.7.1_default sat ✅ 2.25331 2.25334
SMT-COMP 2021 MathSAT mathsat-5.6.6_default sat ✅ 0.33111 0.33097
Par4 Par4-wrapped-sq_default sat ✅ 0.11531 0.00684
SMTInterpol smtinterpol-2.5-823-g881e8631_default sat ✅ 2.59678 6.95858
veriT veriT_default sat ✅ 1.15778 1.15790
Yices2 Yices 2.6.2 bug fix_default sat ✅ 0.11029 0.11024
Yices 2.6.2 for SMTCOMP2020_default sat ✅ 0.11168 0.11166
Z3 z3-4.8.11_default sat ✅ 2.51811 2.51798
z3-4.8.8_default sat ✅ 2.78935 2.78922
SMT-COMP 2024 cvc5 cvc5 sat ✅ 2.32393 2.22239
OpenSMT OpenSMT sat ✅ 2.36040 2.26016
plat-smt plat-smt sat ✅ 0.31407 0.21307
SMTInterpol SMTInterpol sat ✅ 3.04700 9.21108
Yices2 Yices2 sat ✅ 0.29465 0.19399
Z3alpha Z3-alpha sat ✅ 0.94793 0.84825