Benchmark
non-incremental/QF_UF/2018-Goel-hwbench/QF_UF_firewire_tree.4.prop3_ab_reg_max.smt2
Generated by the tool Averroes 2 (successor of [1]) which implements safety property
verification on hardware systems.
This SMT problem belongs to a set of SMT problems generated by applying Averroes 2
to benchmarks derived from [2-5].
A total of 412 systems (345 from [2], 19 from [3], 26 from [4], 22 from [5]) were
syntactically converted from their original formats (using [6, 7]), and given to
Averroes 2 to perform property checking with abstraction (wide bit-vectors -> terms,
wide operators -> UF) using SMT solvers [8, 9].
[1] Lee S., Sakallah K.A. (2014) Unbounded Scalable Verification Based on Approximate
Property-Directed Reachability and Datapath Abstraction. In: Biere A., Bloem R. (eds)
Computer Aided Verification. CAV 2014. Lecture Notes in Computer Science, vol 8559.
Springer, Cham
[2] http://fmv.jku.at/aiger/index.html#beem
[3] http://www.cs.cmu.edu/~modelcheck/vcegar
[4] http://www.cprover.org/hardware/v2c
[5] http://github.com/aman-goel/verilogbench
[6] http://www.clifford.at/yosys
[7] http://github.com/chengyinwu/V3
[8] http://github.com/Z3Prover/z3
[9] http://github.com/SRI-CSL/yices2
id: firewire_tree.4.prop3
query-maker: "Yices 2"
query-time: 30.750000 ms
query-class: abstract
query-category: oneshot
query-type: regular
status: sat
| Benchmark |
| Size | 2372392 |
| Compressed Size | 219261 |
| License |
Creative Commons Attribution 4.0 International
(CC-BY-4.0)
|
| Category | industrial |
| First Occurrence | 2018-07-14 |
| Generated By | Aman Goel (amangoel@umich.edu), Karem A. Sakallah (karem@umich.edu) |
| Generated On | 2018-04-06 00:00:00 |
| Generator | — |
| Dolmen OK | 1 |
| strict Dolmen OK | 1 |
| check-sat calls | 1 |
| Status | sat |
| Inferred Status | sat |
| Size | 2372384 |
| Compressed Size | 219266 |
| Max. Term Depth | 3 |
| Asserts | 19860 |
| Declared Functions | 8 |
| Declared Constants | 30892 |
| Declared Sorts | 3 |
| Defined Functions | 0 |
| Defined Recursive Functions | 0 |
| Defined Sorts | 0 |
| Constants | 0 |
| Declared Datatypes | 0 |
Symbols
ite | 1260 |
not | 9249 |
and | 7925 |
= | 21057 |
distinct | 2 |
| | | | | |
Evaluations
| Evaluation |
Rating |
Solver |
Variant |
Result |
Wallclock |
CPU Time |
|
SMT-COMP 2018
|
0.14 (6/7) |
CVC4 |
master-2018-06-10-b19c840-competition-default_default |
sat ✅
|
2.14270
|
2.14257
|
| |
MathSAT |
mathsat-5.5.2-linux-x86_64-Main_default |
sat ✅
|
0.39305
|
0.39412
|
| |
OpenSMT |
opensmt2_default |
unknown ❌
|
100.35000
|
98.21480
|
| |
SMTInterpol |
SMTInterpol-2.5-19-g0d39cdee_default |
sat ✅
|
2.71464
|
7.49276
|
| |
veriT |
veriT_default |
sat ✅
|
1.98479
|
1.98480
|
| |
Yices2 |
Yices 2.6.0_default |
sat ✅
|
0.16769
|
0.16760
|
| |
Z3 |
z3-4.7.1_default |
sat ✅
|
0.48990
|
0.48967
|
|
SMT-COMP 2022
|
|
cvc5 |
cvc5-default-2022-07-02-b15e116-wrapped_sq |
sat ✅
|
5.58919
|
5.58699
|
| |
MathSAT |
MathSAT-5.6.8_default |
sat ✅
|
0.43557
|
0.43547
|
| |
veriT |
veriT_default |
sat ✅
|
1.99706
|
1.99721
|
| |
Yices2 |
Yices 2.6.2 for SMTCOMP 2021_default |
sat ✅
|
0.17879
|
0.17875
|
| |
Z3 |
z3-4.8.17_default |
sat ✅
|
0.64929
|
0.64422
|
| |
|
z3-4.8.11_default |
sat ✅
|
0.49514
|
0.49271
|
|
SMT-COMP 2024
|
|
cvc5 |
cvc5 |
sat ✅
|
2.17071
|
2.07070
|
| |
OpenSMT |
OpenSMT |
sat ✅
|
1.74994
|
1.64950
|
| |
plat-smt |
plat-smt |
sat ✅
|
0.33033
|
0.23043
|
| |
SMTInterpol |
SMTInterpol |
sat ✅
|
3.32509
|
10.25246
|
| |
Yices2 |
Yices2 |
sat ✅
|
0.32771
|
0.22756
|
| |
Z3alpha |
Z3-alpha |
sat ✅
|
0.83154
|
0.73188
|