Benchmark
non-incremental/QF_UF/2018-Goel-hwbench/QF_UF_sw_loop_v_ab_cti_max.smt2
Generated by the tool Averroes 2 (successor of [1]) which implements safety property
verification on hardware systems.
This SMT problem belongs to a set of SMT problems generated by applying Averroes 2
to benchmarks derived from [2-5].
A total of 412 systems (345 from [2], 19 from [3], 26 from [4], 22 from [5]) were
syntactically converted from their original formats (using [6, 7]), and given to
Averroes 2 to perform property checking with abstraction (wide bit-vectors -> terms,
wide operators -> UF) using SMT solvers [8, 9].
[1] Lee S., Sakallah K.A. (2014) Unbounded Scalable Verification Based on Approximate
Property-Directed Reachability and Datapath Abstraction. In: Biere A., Bloem R. (eds)
Computer Aided Verification. CAV 2014. Lecture Notes in Computer Science, vol 8559.
Springer, Cham
[2] http://fmv.jku.at/aiger/index.html#beem
[3] http://www.cs.cmu.edu/~modelcheck/vcegar
[4] http://www.cprover.org/hardware/v2c
[5] http://github.com/aman-goel/verilogbench
[6] http://www.clifford.at/yosys
[7] http://github.com/chengyinwu/V3
[8] http://github.com/Z3Prover/z3
[9] http://github.com/SRI-CSL/yices2
id: sw_loop_v
query-maker: "Yices 2"
query-time: 0.235000 ms
query-class: abstract
query-category: oneshot
query-type: cti
status: sat
| Benchmark |
| Size | 11112 |
| Compressed Size | 2278 |
| License |
Creative Commons Attribution 4.0 International
(CC-BY-4.0)
|
| Category | industrial |
| First Occurrence | 2018-07-14 |
| Generated By | Aman Goel (amangoel@umich.edu), Karem A. Sakallah (karem@umich.edu) |
| Generated On | 2018-04-06 00:00:00 |
| Generator | — |
| Dolmen OK | 1 |
| strict Dolmen OK | 1 |
| check-sat calls | 1 |
| Status | sat |
| Inferred Status | sat |
| Size | 11104 |
| Compressed Size | 2286 |
| Max. Term Depth | 3 |
| Asserts | 88 |
| Declared Functions | 2 |
| Declared Constants | 177 |
| Declared Sorts | 1 |
| Defined Functions | 0 |
| Defined Recursive Functions | 0 |
| Defined Sorts | 0 |
| Constants | 0 |
| Declared Datatypes | 0 |
Symbols
ite | 9 |
not | 12 |
or | 10 |
and | 41 |
= | 96 |
distinct | 2 |
| | | |
Evaluations
| Evaluation |
Rating |
Solver |
Variant |
Result |
Wallclock |
CPU Time |
|
SMT-COMP 2018
|
0.14 (6/7) |
CVC4 |
master-2018-06-10-b19c840-competition-default_default |
sat ✅
|
0.01965
|
0.01982
|
| |
MathSAT |
mathsat-5.5.2-linux-x86_64-Main_default |
sat ✅
|
0.01813
|
0.01918
|
| |
OpenSMT |
opensmt2_default |
unknown ❌
|
0.01624
|
0.01595
|
| |
SMTInterpol |
SMTInterpol-2.5-19-g0d39cdee_default |
sat ✅
|
0.31180
|
0.48973
|
| |
veriT |
veriT_default |
sat ✅
|
0.00875
|
0.00890
|
| |
Yices2 |
Yices 2.6.0_default |
sat ✅
|
0.00761
|
0.00570
|
| |
Z3 |
z3-4.7.1_default |
sat ✅
|
0.03753
|
0.03744
|
|
SMT-COMP 2019
|
0.12 (7/8) |
Alt-Ergo |
Alt-Ergo-SMTComp-2019-wrapped-sq_default |
unknown ❌
|
0.10894
|
0.32141
|
| |
CVC4 |
CVC4-2019-06-03-d350fe1-wrapped-sq_default |
sat ✅
|
0.02314
|
0.02339
|
| |
OpenSMT |
OpenSMT-wrapped-sq_default |
sat ✅
|
0.01250
|
0.01252
|
| |
Par4 |
Par4-wrapped-sq_default |
sat ✅
|
0.01319
|
0.00573
|
| |
SMTInterpol |
smtinterpol-2.5-514-wrapped-sq_default |
sat ✅
|
0.33022
|
0.52191
|
| |
veriT |
veriT-wrapped-sq_default |
sat ✅
|
0.01271
|
0.01297
|
| |
Yices2 |
Yices 2.6.0_default |
sat ✅
|
0.00986
|
0.00706
|
| |
|
Yices 2.6.2-wrapped-sq_default |
sat ✅
|
0.00906
|
0.00609
|
| |
Z3 |
z3-4.8.4-d6df51951f4c-wrapped-sq_default |
sat ✅
|
0.03797
|
0.03797
|
|
SMT-COMP 2022
|
|
cvc5 |
cvc5-default-2022-07-02-b15e116-wrapped_sq |
sat ✅
|
0.03847
|
0.03902
|
| |
MathSAT |
MathSAT-5.6.8_default |
sat ✅
|
0.01833
|
0.01828
|
| |
veriT |
veriT_default |
sat ✅
|
0.01193
|
0.01223
|
| |
Yices2 |
Yices 2.6.2 for SMTCOMP 2021_default |
sat ✅
|
0.01046
|
0.00419
|
| |
Z3 |
z3-4.8.17_default |
sat ✅
|
0.01698
|
0.01878
|
| |
|
z3-4.8.11_default |
sat ✅
|
0.01807
|
0.01799
|