Benchmark

non-incremental/QF_UF/2018-Goel-hwbench/QF_UF_train-gate.5.prop1_ab_reg_max.smt2

Generated by the tool Averroes 2 (successor of [1]) which implements safety property
verification on hardware systems.

This SMT problem belongs to a set of SMT problems generated by applying Averroes 2
to benchmarks derived from [2-5].

A total of 412 systems (345 from [2], 19 from [3], 26 from [4], 22 from [5]) were
syntactically converted from their original formats (using [6, 7]), and given to 
Averroes 2 to perform property checking with abstraction (wide bit-vectors -> terms, 
wide operators -> UF) using SMT solvers [8, 9].

[1] Lee S., Sakallah K.A. (2014) Unbounded Scalable Verification Based on Approximate
Property-Directed Reachability and Datapath Abstraction. In: Biere A., Bloem R. (eds)
Computer Aided Verification. CAV 2014. Lecture Notes in Computer Science, vol 8559.
Springer, Cham
[2] http://fmv.jku.at/aiger/index.html#beem
[3] http://www.cs.cmu.edu/~modelcheck/vcegar
[4] http://www.cprover.org/hardware/v2c
[5] http://github.com/aman-goel/verilogbench
[6] http://www.clifford.at/yosys
[7] http://github.com/chengyinwu/V3
[8] http://github.com/Z3Prover/z3
[9] http://github.com/SRI-CSL/yices2

id: train-gate.5.prop1
query-maker: "Yices 2"
query-time: 0.003000 ms
query-class: abstract
query-category: oneshot
query-type: regular
status: unsat
Benchmark
Size223719
Compressed Size22761
License Creative Commons Attribution 4.0 International (CC-BY-4.0)
Categoryindustrial
First Occurrence2018-07-14
Generated ByAman Goel (amangoel@umich.edu), Karem A. Sakallah (karem@umich.edu)
Generated On2018-04-06 00:00:00
Generator
Dolmen OK1
strict Dolmen OK1
check-sat calls1
Query 1
Status unsat
Inferred Status unsat
Size 223711
Compressed Size22708
Max. Term Depth2
Asserts 1937
Declared Functions5
Declared Constants3048
Declared Sorts 3
Defined Functions0
Defined Recursive Functions 0
Defined Sorts0
Constants0
Declared Datatypes0

Symbols

ite144 not914 and743 =2037
distinct2

Evaluations

Evaluation Rating Solver Variant Result Wallclock CPU Time
SMT-COMP 2018 0.14 (6/7) CVC4 master-2018-06-10-b19c840-competition-default_default unsat ✅ 0.11287 0.11298
MathSAT mathsat-5.5.2-linux-x86_64-Main_default unsat ✅ 0.04090 0.04186
OpenSMT opensmt2_default unknown ❌ 0.46139 0.46137
SMTInterpol SMTInterpol-2.5-19-g0d39cdee_default unsat ✅ 0.68072 1.80928
veriT veriT_default unsat ✅ 0.04819 0.04838
Yices2 Yices 2.6.0_default unsat ✅ 0.01329 0.01323
Z3 z3-4.7.1_default unsat ✅ 0.05798 0.05788
SMT-COMP 2019 Alt-Ergo Alt-Ergo-SMTComp-2019-wrapped-sq_default unsat ✅ 0.56226 0.56103
CVC4 CVC4-2019-06-03-d350fe1-wrapped-sq_default unsat ✅ 0.11876 0.11899
OpenSMT OpenSMT-wrapped-sq_default unsat ✅ 0.09879 0.09878
Par4 Par4-wrapped-sq_default unsat ✅ 0.02150 0.00680
SMTInterpol smtinterpol-2.5-514-wrapped-sq_default unsat ✅ 0.80688 2.09480
veriT veriT-wrapped-sq_default unsat ✅ 0.05299 0.05324
Yices2 Yices 2.6.0_default unsat ✅ 0.01454 0.01446
Yices 2.6.2-wrapped-sq_default unsat ✅ 0.01282 0.01283
Z3 z3-4.8.4-d6df51951f4c-wrapped-sq_default unsat ✅ 0.06026 0.06026
SMT-COMP 2023 cvc5 cvc5-default-2023-05-16-ea045f305_sq unsat ✅ 0.07247 0.07296
OpenSMT OpenSMT a78dcf01_default unsat ✅ 0.06071 0.06067
SMTInterpol smtinterpol-2.5-1272-g2d6d356c_default unsat ✅ 0.97965 2.72329
Yices2 Yices 2 for SMTCOMP 2023_default unsat ✅ 0.01250 0.01247
Yices 2.6.2 for SMTCOMP 2021_default unsat ✅ 0.01219 0.01216