Benchmark
non-incremental/QF_UF/2018-Goel-hwbench/QF_UF_firewire_tree.5.prop1_ab_reg_max.smt2
Generated by the tool Averroes 2 (successor of [1]) which implements safety property
verification on hardware systems.
This SMT problem belongs to a set of SMT problems generated by applying Averroes 2
to benchmarks derived from [2-5].
A total of 412 systems (345 from [2], 19 from [3], 26 from [4], 22 from [5]) were
syntactically converted from their original formats (using [6, 7]), and given to
Averroes 2 to perform property checking with abstraction (wide bit-vectors -> terms,
wide operators -> UF) using SMT solvers [8, 9].
[1] Lee S., Sakallah K.A. (2014) Unbounded Scalable Verification Based on Approximate
Property-Directed Reachability and Datapath Abstraction. In: Biere A., Bloem R. (eds)
Computer Aided Verification. CAV 2014. Lecture Notes in Computer Science, vol 8559.
Springer, Cham
[2] http://fmv.jku.at/aiger/index.html#beem
[3] http://www.cs.cmu.edu/~modelcheck/vcegar
[4] http://www.cprover.org/hardware/v2c
[5] http://github.com/aman-goel/verilogbench
[6] http://www.clifford.at/yosys
[7] http://github.com/chengyinwu/V3
[8] http://github.com/Z3Prover/z3
[9] http://github.com/SRI-CSL/yices2
id: firewire_tree.5.prop1
query-maker: "Yices 2"
query-time: 0.002000 ms
query-class: abstract
query-category: oneshot
query-type: regular
status: unsat
| Benchmark |
| Size | 4642043 |
| Compressed Size | 407166 |
| License |
Creative Commons Attribution 4.0 International
(CC-BY-4.0)
|
| Category | industrial |
| First Occurrence | 2018-07-14 |
| Generated By | Aman Goel (amangoel@umich.edu), Karem A. Sakallah (karem@umich.edu) |
| Generated On | 2018-04-06 00:00:00 |
| Generator | — |
| Dolmen OK | 1 |
| strict Dolmen OK | 1 |
| check-sat calls | 1 |
| Status | unsat |
| Inferred Status | unsat |
| Size | 4642035 |
| Compressed Size | 407172 |
| Max. Term Depth | 3 |
| Asserts | 38177 |
| Declared Functions | 8 |
| Declared Constants | 59546 |
| Declared Sorts | 3 |
| Defined Functions | 0 |
| Defined Recursive Functions | 0 |
| Defined Sorts | 0 |
| Constants | 0 |
| Declared Datatypes | 0 |
Symbols
ite | 2850 |
not | 17257 |
and | 15111 |
= | 40722 |
distinct | 2 |
| | | | | |
Evaluations
| Evaluation |
Rating |
Solver |
Variant |
Result |
Wallclock |
CPU Time |
|
SMT-COMP 2018
|
0.14 (6/7) |
CVC4 |
master-2018-06-10-b19c840-competition-default_default |
unsat ✅
|
5.12098
|
5.12094
|
| |
MathSAT |
mathsat-5.5.2-linux-x86_64-Main_default |
unsat ✅
|
0.75129
|
0.75228
|
| |
OpenSMT |
opensmt2_default |
unknown ❌
|
560.68400
|
555.18400
|
| |
SMTInterpol |
SMTInterpol-2.5-19-g0d39cdee_default |
unsat ✅
|
3.75712
|
9.64910
|
| |
veriT |
veriT_default |
unsat ✅
|
7.24447
|
7.24399
|
| |
Yices2 |
Yices 2.6.0_default |
unsat ✅
|
0.45900
|
0.45890
|
| |
Z3 |
z3-4.7.1_default |
unsat ✅
|
0.81734
|
0.81719
|
|
SMT-COMP 2021
|
|
MathSAT |
mathsat-5.6.6_default |
unsat ✅
|
0.77404
|
0.77393
|
| |
Par4 |
Par4-wrapped-sq_default |
unsat ✅
|
0.25048
|
0.00637
|
| |
SMTInterpol |
smtinterpol-2.5-823-g881e8631_default |
unsat ✅
|
6.23803
|
14.36520
|
| |
veriT |
veriT_default |
unsat ✅
|
7.34669
|
7.34655
|
| |
Yices2 |
Yices 2.6.2 bug fix_default |
unsat ✅
|
0.24914
|
0.24910
|
| |
|
Yices 2.6.2 for SMTCOMP2020_default |
unsat ✅
|
0.25380
|
0.25374
|
| |
Z3 |
z3-4.8.11_default |
unsat ✅
|
0.77725
|
0.77720
|
| |
|
z3-4.8.8_default |
unsat ✅
|
0.74443
|
0.74439
|
|
SMT-COMP 2024
|
|
cvc5 |
cvc5 |
unsat ✅
|
4.52237
|
4.42095
|
| |
OpenSMT |
OpenSMT |
unsat ✅
|
3.40557
|
3.30157
|
| |
plat-smt |
plat-smt |
unsat ✅
|
0.38819
|
0.28858
|
| |
SMTInterpol |
SMTInterpol |
unsat ✅
|
5.61664
|
17.43918
|
| |
Yices2 |
Yices2 |
unsat ✅
|
0.55876
|
0.45891
|
| |
Z3alpha |
Z3-alpha |
unsat ✅
|
1.07259
|
0.97198
|