Benchmark
non-incremental/BV/2017-Preiner-scholl-smt08/RND/RND_4_18.smt2
Scholl, Christoph; Disch, Stefan; Pigorsch, Florian and Kupferschmid,
Stefan; Using an SMT Solver and Craig Interpolation to Detect and Remove
Redundant Linear Constraints in Representations of Non-Convex Polyhedra.
Proceedings of 6th International Workshop on Satisfiability Modulo
Theories, Princeton, USA, July 2008.
<http://abs.informatik.uni-freiburg.de/smtbench/>
Translated to BV by Mathias Preiner.
| Benchmark |
| Size | 4042 |
| Compressed Size | 1152 |
| License |
Creative Commons Attribution 4.0 International
(CC-BY-4.0)
|
| Category | random |
| First Occurrence | 2017-07-23 |
| Generated By | — |
| Generated On | — |
| Generator | — |
| Dolmen OK | 1 |
| strict Dolmen OK | 1 |
| check-sat calls | 1 |
| Status | sat |
| Inferred Status | sat |
| Size | 4034 |
| Compressed Size | 1164 |
| Max. Term Depth | 16 |
| Asserts | 1 |
| Declared Functions | 0 |
| Declared Constants | 4 |
| Declared Sorts | 0 |
| Defined Functions | 0 |
| Defined Recursive Functions | 0 |
| Defined Sorts | 0 |
| Constants | 0 |
| Declared Datatypes | 0 |
Symbols
not | 9 |
or | 13 |
and | 14 |
= | 16 |
forall | 1 |
exists | 3 |
let | 1 |
BitVec | 4 |
bvneg | 45 |
bvadd | 45 |
bvmul | 72 |
bvslt | 1 |
bvsle | 2 |
bvsgt | 5 |
bvsge | 4 |
| |
Evaluations
| Evaluation |
Rating |
Solver |
Variant |
Result |
Wallclock |
CPU Time |
|
SMT-COMP 2017
|
|
Boolector |
Boolector SMT17 final boolector |
sat ✅
|
3.26948
|
3.35918
|
| |
CVC4 |
CVC4-smtcomp2017-main default |
sat ✅
|
1.52661
|
1.52585
|
| |
Q3B |
Q3B default |
sat ✅
|
0.30458
|
0.20402
|
| |
Z3 |
z3-4.5.0 default |
sat ✅
|
0.04549
|
0.04485
|
|
SMT-COMP 2018
|
|
Boolector |
Boolector_default |
sat ✅
|
0.12528
|
0.21752
|
| |
CVC4 |
master-2018-06-10-b19c840-competition-default_default |
sat ✅
|
0.76056
|
0.76080
|
| |
Q3B |
Q3B_default |
sat ✅
|
0.28964
|
0.80658
|
| |
Z3 |
z3-4.7.1_default |
sat ✅
|
0.04759
|
0.04753
|